Please use this identifier to cite or link to this item:
http://essuir.sumdu.edu.ua/handle/123456789/29604
Or use following links to share this resource in social networks:
Tweet
Recommend this item
Title | Effect of Gate Length Scaling on Various Performance Parameters in DG-FinFETs: a Simulation Study |
Authors |
Vaid, Rakesh
Chandel, Meenakshi |
ORCID | |
Keywords |
DGFinFET Gate length Short channel effects DIBL Subthreshold swing |
Type | Article |
Date of Issue | 2012 |
URI | http://essuir.sumdu.edu.ua/handle/123456789/29604 |
Publisher | Сумський державний університет |
License | |
Citation | Rakesh Vaid, Meenakshi Chandel, J. Nano- Electron. Phys. 4 No 3, 03007 (2012) |
Abstract |
This paper presents a simulation study on the gate length scaling of a double gate (DG) FinFET. To achieve channel lengths smaller than 20 nm, innovative device architectures will be necessary to continue the benefits previously acquired through scaling. In order to obtain desirable control of short channel effects (SCEs), the thickness or the horizontal width of a fin in a FinFET should be less than two-third of its gate length and the semiconductor fin should be thin enough in the channel region to ensure forming fully depleted device. The effect of decreasing gate length (Lg) is to deplete more of the region under the inversion layer, which can be easily visualized if the source and drain are imagined to approach one another. If the channel length L is made too small relative to the depletion regions around the source and drain, the SCEs associated with charge sharing and punch through can become intolerable. Thus, to make L small, the depletion region widths should be made small. This can be done by increasing the substrate doping concentration and decreasing the reverse bias. Drain induced barrier lowering (DIBL) increases as gate length is reduced, even at zero applied drain bias, because the source and drain form pn junction with the body, and have associated built-in depletion layers associated with them that become significant partners in charge balance at short channel lengths, even with no reverse bias applied to increase depletion width. The subthreshold slope increases as the device becomes shorter. In fact, when the device becomes very short, the gate no longer controls the drain current and the device cannot be turned off. This is caused by punch through effect. The subthreshold swing (SS) changes with the drain voltage.
When you are citing the document, use the following link http://essuir.sumdu.edu.ua/handle/123456789/29604 |
Appears in Collections: |
Журнал нано- та електронної фізики (Journal of nano- and electronic physics) |
Views
Algeria
1
Argentina
1
Canada
3
China
13
France
2
Germany
1988551
Greece
1
India
90506975
Iran
1
Ireland
110909
Lithuania
1
Malaysia
1
Netherlands
1
Russia
15
Singapore
90506973
South Korea
221817
Sweden
3948576
Taiwan
1
Turkey
4
Ukraine
15784796
United Kingdom
7897153
United States
60540782
Unknown Country
70
Vietnam
14263
Downloads
China
30574596
France
1
Germany
2
Greece
1
India
90506976
Iran
3
Japan
30574598
Lithuania
1
Russia
1
Singapore
1
South Korea
7897154
Ukraine
30574594
United Kingdom
1
United States
30574595
Unknown Country
271520911
Vietnam
1
Files
File | Size | Format | Downloads |
---|---|---|---|
Vaid.pdf | 507.1 kB | Adobe PDF | 492223436 |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.