## Optimization of n-MOS 6T Nanowire SRAM Bit Cell Based on Nanowires Ratio of SiNWTs

Yasir Hashim<sup>1,\*</sup>, Waheb A. Jabbar<sup>2,†</sup>

<sup>1</sup> Department of Computer Engineering, Tishk International University (TIU), Erbil, Iraq <sup>2</sup> Faculty of Electrical and Electronics Engineering Technology, Universiti Malaysia Pahang (UMP), Malaysia

(Received 27 June 2020; revised manuscript received 15 October 2020; published online 25 October 2020)

In nowadays technology, the primary memory structure widely used in many digital circuit applications is a six transistor (6T) Static Random Access Memory (SRAM) bit cell. The main reason for minimizing memory bit cell to nanodimensions is to provide the SRAM integrated circuits (ICs) with the possible largest memory size per one chip, and the main unit in 6T SRAM bit cell is the MOSFET. One of the new MOSFET structures that overcome conventional MOSFET structure problems under minimization towards nanodimension is the silicon nanowire transistor (SiNWT). This study is the first to explore and optimize the nanowire ratio of driver to load  $(K_D/K_L)$  for a six *n*-channel SiNWT-based SRAM bit cell. The MuGFET simulation tool has been used to calculate the output characteristics of each transistor individually, and then these characteristics are implemented in the MATLAB software to produce the final static butterfly and current characteristics of nanowire 6T-SRAM bit cell. The demonstration of the driver to load transistors' nanowires ratio optimizations of nanoscale n-type SiNWT-based SRAM bit cell has been discussed. In this research, the optimization of  $K_D/K_L$  will strongly depend on inflection voltage and high and low noise margins (NMs) of butterfly characteristics. The improvement of NMs of butterfly characteristics has been done by increasing the drain current  $(I_{ds})$  of the driver transistor. Also, the optimization in principle will depend on whether NMs are equal and high, and the inflection voltage ( $V_{inf}$ ) is near to  $V_{dd}/2$  values as possible. These principles have been used as limiting factors for optimization. The results show that the optimization strongly depends on the nanowire ratio, and the best ratio was  $K_D/K_L = 4$ . The increase in  $K_D/K_L$  leads to a continuous increase in NM<sub>H</sub>, acceptable NM<sub>L</sub> and low percentage increment of static power consumption ( $\Delta P$  %) at  $K_D/K_L = 4$ .

Keywords: SRAM, SiNWT, Nanowire, N-MOS, Memory cell.

DOI: 10.21272/jnep.12(5).05020

PACS numbers: 62.23.Hj, 87.85.Dh

#### 1. INTRODUCTION

In nowadays technology, the primary memory structure widely used in many digital circuit applications is a six transistor (6T) Static Random Access Memory (SRAM) bit cell. Design of the integrated circuits (ICs) with higher possible integration (higher number of transistors per unit area) was considered the main Si technologies' goal in recent days, and SRAM chips are not exempt of this rule. The main reason for this issue is to provide the SRAM ICs with the possible largest memory size per one chip. The downscaling of conventional silicon metal-oxide-semiconductor-field-effect transistor (MOSFET) to nanodimensions produces many limitations. The researchers investigate new structures for FETs to overcome the downscaling limits of covenantal MOSFET structures. One of these structures is the silicon nanowire transistor (SiNWT) that has been widely investigated and studied under both the academic and semiconductor industry fields [1-6]. The research studies that have been published recently related to nanotransistors have focused on the characterization of these transistors in a wide range of applications in electronics, biomaterials, medicine, and energy production [7-20].

Fig. 1 represents the circuit diagram of the NMOS SRAM bit cell. This circuit has a MOSFET 6T SRAM bit cell consisting of two NMOS logic inverters (*n*-SiNWT-L

and n-SiNWT-R load transistors and n-SiNWT-L and n-SiNWT-R driver transistors) and two transistors as a pass-gate to control the in (write) or out (read) bit. When the control signal word line (WL) is enabled, the pass-gate transistors are turned on and then the storage nodes (LN and RN) are connected to the vertically running bit lines (BL and NBL). That is, these transistors allow access to the cell for read and write operations, acting as bidirectional transmission gates.



Fig. 1 - The circuit diagram of the NMOS SRAM bit cell

2077-6772/2020/12(5)05020(4)

<sup>\*</sup> yasir.hashim@ieee.org

<sup>&</sup>lt;sup>†</sup> waheb@ieee.org

YASIR HASHIM, WAHEB A. JABBAR

#### 2. METHODOLOGY

In this research, a new model discussed in [21] has been used to investigate the static characteristics of an *n*-SiNWT NMOS SRAM bit cell. The designed MATLAB program has been used to calculate the working points of the load and driver *n*-SiNWTs that are connected as NMOS cross-coupled logic inverters in SRAM. The MATLAB program also calculates the butterfly and  $I_d$ - $V_d$  characteristics of the SRAM bit cell based on the individual output characteristics of each load and driver SiNWTs [21]. The MuGFET tool [22, 23] has been used to produce the output characteristics of each transistor individually. These characteristics are then implemented in the MATLAB program to produce the final static butterfly and current characteristics of a 6T SRAM bit cell [21].

The ratio of nanowires of driver to load SiNWTs has been chosen to make the SRAM bit cell work in the best possible conditions. The nanowire ratio  $(K_D/K_L)$  is the driver to load transistors (where *K* is the number of nanowires). The constant parameters illustrated in Table 1 have been used to study the effect of nanowire ratio on the SRAM characteristics.

In this research, the optimization of  $K_D/K_L$  will strongly depend on the improvement of the noise margins (NMs) of the butterfly characteristics by increasing the drain current ( $I_{ds}$ ) of the driver transistor. Also, the optimization will depend on whether NMs are equal and high, and the inflection voltage ( $V_{inf}$ ) is near to  $V_{dd}/2$  values as possible. So, these parameters under such conditions are used as limiting factors. The best inverter has (as possible) equally low NM<sub>L</sub> and high NM<sub>H</sub> values. Both NM<sub>L</sub> and NM<sub>H</sub> must have high values, and the  $V_{inf}$  must be close to the  $V_{dd}/2$  value.

Table 1 - SiNWT parameters used in this study

| Parameter                         | Value                                                  |
|-----------------------------------|--------------------------------------------------------|
| Length of channel                 | 30 nm                                                  |
| Length of source                  | 10 nm                                                  |
| Length of drain                   | 10 nm                                                  |
| Diameter of channel               | 20 nm                                                  |
| Thickness of insulator $SiO_2$    | 2 nm                                                   |
| Concentration of channel          | 1 ·10 <sup>10</sup> /cm <sup>3</sup> ( <i>p</i> -type) |
| Concentration of source and drain | 1 ·10 <sup>20</sup> /cm <sup>3</sup> ( <i>n</i> -type) |

#### 3. RESULTS AND DISCUSSION

The butterfly characteristics of a 6T (*n*-channel SiNWT) NMOS SRAM bit cell with different  $K_D/K_L$  are illustrated in Fig. 2, where  $K_D/K_L = 3, 5, 7, ..., 21$  and  $V_{dd} = 1$  V. From Fig. 2, it is clear that a decrease in the inflection point with increasing driver to load nanowire ratio  $(K_D/K_L)$  can occur due to an increase in nanowires in driver SiNWT. According to Fig. 2, the increase in  $K_D/K_L$  results in an increase in both noise margins NML and NM<sub>H</sub> but without reaching the optimized value  $V_{dd}/2$  (0.5 V). NM<sub>H</sub> and NM<sub>L</sub> are the high- and low-state NMs, respectively. Fig. 3 shows the current characteristics of a 6T (*n*-channel SiNWT) NMOS SRAM bit cell with different  $K_D/K_L$ , where  $K_D/K_L$  varies from 3 to 21 with a step of 2 and  $V_{dd} = 1$  V. From Fig. 3, the current increases at the inflection point with increasing  $K_D/K_L$ .



Fig. 2 – The butterfly characteristics of 6T (*n*-channel SiNWT) NMOS SRAM bit cell with different  $K_D/K_L$  and  $V_{dd} = 1$  V



Fig. 3 – The current characteristics of 6T (*n*-channel SiNWT) NMOS SRAM bit cell with different  $K_D/K_L$  and  $V_{dd} = 1$  V

Fig. 4 illustrates the variation of NM<sub>L</sub>, NM<sub>H</sub> and  $V_{inf}$  with increasing  $K_D/K_L$ . As shown in Fig. 4,  $V_{dd} = 1$  V has an optimization point in which NM<sub>H</sub> and  $V_{inf}$  curves intersect, and NM<sub>L</sub> can be closer to the  $V_{dd}/2$  line. Moreover, Fig. 4 illustrates that NM<sub>L</sub> and NM<sub>H</sub> have better values at  $K_D/K_L = 4$ .

According to Fig. 4, the increase in  $K_D/K_L$  leads to an increase in NM<sub>L</sub> up to  $K_D/K_L = 4$ , while NM<sub>L</sub> = 0.12 V at this point, and then decreases slightly, and NM<sub>H</sub> continuously increases exponentially with increasing  $K_D/K_L$  value. NM<sub>H</sub> and NM<sub>L</sub> are the high- and low-state NMs, respectively. Then the best value (depending on NMs curves) of  $K_D/K_L$  will be 4 at an acceptable value of NM<sub>L</sub> = 0.12 V and an excellent value of NM<sub>H</sub> = 0.3 V and inflection voltage  $V_{inf} = 0.331$  V, because these values are very close to reaching the optimized value of 0.5 V.

Fig. 5 illustrates the normalized value of NM<sub>L</sub> to  $V_{dd}/2$  with  $K_D/K_L$  value. According to this curve, the optimized critical value of  $K_D/K_L$  is 4 at 12.5 % of  $V_{dd}/2$ ,

OPTIMIZATION OF N-MOS 6T NANOWIRE SRAM BIT CELL ...

while at  $K_D/K_L = 5$  it decreases to 12.1 % and decreases to 9.4 % at  $K_D/K_L = 19$ . This means that it is possible to use 4 as an optimized value according to NMs as limitation parameters.



Fig. 4 – Variation of NM<sub>L</sub>, NM<sub>H</sub> and  $V_{inf}$  with increasing  $K_D/K_L$ 



**Fig. 5** – Normalized value of NM<sub>L</sub> to  $V_{dd}/2$  with  $K_D/K_L$ 

## REFERENCES

- L. Mu, Y. Chang, S.D. Sawtelle, M. Wipf, X. Duan, M.A. Reed, *IEEE ACCESS* 3, 287 (2015).
- Y. Hashim and O. Sedik, *IEEE Colloquium on Humanities*, Science and Engineering Research (CHUSER 2011), 331 (2011).
- R. Huang, J. Zou, R. Wang, C. Fan, Y. Ai, J. Zhuge, Y. Wang, IEEE Trans. Electron Devices 58, 3639 (2011).
- 4. Y. Hashim, O. Sidek, J. Nanosci. Nanotechnol. 15, 6840 (2015).
- L. Ansari, B. Feldman, G. Fagas, J. Colinge, J. Greer, 12th Int. Conf. on Ultimate Integration on Silicon (ULIS), 1 (2011).
- A. Martinez, M. Aldegunde, N. Seoane, A.R. Brown, J.R. Barker, A. Asenov, *IEEE Trans. Electron Devices* 58, 2209 (2011).
- K. Ariga, Y. Yamauchi, G. Rydzek, Q. Ji, Y. Yonamine, K.C.-W. Wu, J.P. Hill, *Chem. Lett.* 43, 36 (2014).
- 8. C. Li, X. Liu, L. Shu, Y. Li, Mater. Express 5, 367 (2015).
- E. Singh, H.S. Nalwa, J. Nanosci. Nanotechnol. 15, 6237 (2015).
  J.K. Lee, S.M. Kang, S.H. Yang, W.K. Cho, J. Biomed. Nano-
- *technol.* **11**, 2081 (2015).
- M.F.L. De Volder, S.H. Tawfick, R.H. Baughman, A.J. Hart, Science 339, 535(2013).



**Fig. 6** – The output current ( $I_{out}$ ) and percentage increment of static power consumption ( $\Delta P$  %)

Fig. 6 shows the current  $I_{ds}$  and percentage increment of static power consumption ( $\Delta P$  %) in SRAM cell characteristics. Current characteristics increase with increasing  $K_D/K_L$ , while the percentage increment of static power consumption decreases with increasing  $K_D/K_L$ . According to Fig. 6, it is clear that  $\Delta P$  % at  $K_D/K_L = 4$  is half the power at  $K_D/K_L = 3$ , so the optimal  $K_D/K_L$  value must be 4 depending on both NMs and  $\Delta P$  % in the SRAM cell.

# 4. CONCLUSIONS

This study optimizes the nanowire ratio of driver to load ( $K_D/K_L$ ) of the SiNWT 6T SRAM cell. The limiting factors of this optimization are NMs and an inflection voltage of butterfly characteristics with power consumption of the 6T SRAM cell. The results indicate that the optimized value of  $K_D/K_L$  ratio is 4. The increase in  $K_D/K_L$  leads to a continuous increase in NM<sub>H</sub>, acceptable NM<sub>L</sub> and low percentage increment of static power consumption ( $\Delta P$  %) at  $K_D/K_L = 4$ .

- K. Ariga, Q. Ji, T. Mori, M. Naito, Y. Yamauchi, H. Abe, J.P. Hill, *Chem. Soc. Rev.* 42, 6322(2013).
- 13. Y. Hashim, O. Sidek, J. Nanosci. Nanotechnol. 13, 242 (2013).
- 14. S. Rondeau-Gagnéa, J.-F. Morin, Chem. Soc. Rev. 43, 85 (2014).
- N. Li, P. Zhao, D. Astruc, Angew, *Chem. Int. Ed.* 53, 1756 (2014).
- G. Rydzek, Q. Ji, M. Li, P. Schaaf, J.P. Hill, F. Boulmedais, K. Ariga, *Nano Today* **10**, 138 (2015).
- 17. X. Huang, Z. Zenga, H. Zhang, Chem. Soc. Rev. 42, 1934 (2013).
- K. Ariga, T. Mori, S. Ishihara, K. Kawakami, J.P. Hill, *Chem. Mater.* 26, 519 (2014).
- 19. T. Pand, K. Deepa, J. Nanosci. Nanotechnol. 11, 10279 (2011).
- E. Abdullayev, Y. Lvov, J. Nanosci. Nanotechnol. 11, 10007 (2011).
- Y. Hashim, O. Sidek, Int. Rev. Model. Simul. (IREMOS), 5, 93 (2012).
- 22. Information on https://nanohub.org/tools.
- B.P. Haley, S. Lee, M. Luisier, H. Ryu, F. Saied, S. Clark, H. Bae, G. Klimeck, J. Phys. Conf. Ser. 180, 012075 (2009).

## Оптимізація 6Т бітової комірки із SRAM на основі співвідношення нанодротів SiNWT

#### Yasir Hashim<sup>1</sup>, Waheb A. Jabbar<sup>2</sup>

<sup>1</sup> Department of Computer Engineering, Tishk International University (TIU), Erbil, Iraq <sup>2</sup> Faculty of Electrical and Electronics Engineering Technology, Universiti Malaysia Pahang (UMP), Malaysia

У сучасних технологіях первинною структурою пам'яті, яка широко використовується у багатьох додатках цифрових схем, с 6T бітова комірка із статичною оперативною пам'яттю (SRAM). Основною причиною мінімізації бітової комірки пам'яті до нанорозмірів є забезпечення інтегральних мікросхем SRAM найбільш можливим обсягом пам'яті на одну мікросхему, а основною частиною 6Т бітової комірки із SRAM є MOSFET. Однією з нових структур MOSFET, які долають звичайні проблеми структури MOSFET при мінімізації до нанорозмірів, є кремнієвий нанодротовий транзистор (SiNWT). Це дослідження є першим, що вивчає та оптимізує співвідношення нанодротів драйвера та навантаження (K<sub>D</sub>/K<sub>L</sub>) для шести *n*-канальної бітової комірки із SRAM на основі SiNWT. Засіб моделювання MuGFET був використаний для розрахунку вихідних характеристик кожного транзистора окремо, а потім ці характеристики були реалізовані в програмному забезпеченні МАТLAB для отримання кінцевих статичних характеристик 6T бітової комірки із SRAM. Обговорено оптимізацію співвідношення нанодротів драйвера та навантаження нанорозмірної бітової комірки із SRAM на основі SiNWT *n* типу. У роботі оптимізація співвідношення  $K_D/K_L$  буде сильно залежати від напруги перегину та високих і низьких допустимих рівнів шумів (NMs) характеристик. Покращення NMs характеристик було здійснено за рахунок збільшення струму стоку (Ids) драйверного транзистора. Крім того, оптимізація в принципі буде залежати від того, чи є NMs рівними та високими, а напруга перегину (Vinf) наближається до значень V<sub>dd</sub>/2, наскільки це можливо. Ці принципи використовувались як обмежувальні фактори для оптимізації. Результати показують, що оптимізація сильно залежить від співвідношення нанодротів, а найкращим співвідношенням було виявлено  $K_D/K_L = 4$ . Збільшення  $K_D/K_L$  призводить до постійного збільшення NM<sub>H</sub>, прийнятного NM<sub>L</sub> та низького процентного приросту споживання статичної енергії  $(\Delta P \%)$  при  $K_D/K_L = 4$ .

Ключові слова: MS Word, SRAM, SiNWT, Нанодріт, N-MOS, Комірка пам'яті.