A Comparative Performance Study of Hybrid SET-CMOS Based Logic Circuits for the Estimation of Robustness
No Thumbnail Available
Date
2013
Journal Title
Journal ISSN
Volume Title
Publisher
Sumy State University
Відкриті освітні ресурси
Article
Date of Defense
Scientific Director
Speciality
Date of Presentation
Abstract
The urge of inventing a new low power consuming device for the post CMOS future technology has drawn the attention of the researchers on Single Electron Transistor [SET]. The two main virtues, ultra low power consumption [1] and ultra small dimension of SET [12, 13] have stimulated the researchers to consider it as a possible alternative. In our past paper [1] we have designed and simulated some basic gates. In this paper we have designed and simulated hybrid SET-CMOS based counter circuits, shift register to show that the hybrid SET-MOS based circuits consumes the lesser power than MOS based circuits. All the simulation were done and verified in Tanner environment using the MIB model for SET and the BSIM4.6.1 model for MOSFET.
When you are citing the document, use the following link http://essuir.sumdu.edu.ua/handle/123456789/35651
Keywords
Single electron transistor (SET), CMOS, Hybrid CMOS-SET circuits, MIB, Noise margin (NM), T-Spice
Citation
A Comparative Performance Study of Hybrid SET-CMOS Based Logic Circuits for the Estimation of Robustness [Текст] / B. Jana, A. Jana, J.K. Sing, S.K. Sarkar // Журнал нано- та електронної фізики. - 2013. - Т.5, №3, Ч.ІІ. - 03057.
