Please use this identifier to cite or link to this item: https://essuir.sumdu.edu.ua/handle/123456789/86503
Or use following links to share this resource in social networks: Recommend this item
Title Si- and Ge-FinFET Inverter Circuits Optimization Based on Driver to Load Transistor Fin Ratio
Authors Yasir, Hashim
Safwan, Mawlood Hussein
ORCID
Keywords FinFET
CMOS
transistor
SRAM
butterfly characteristics
Type Article
Date of Issue 2021
URI https://essuir.sumdu.edu.ua/handle/123456789/86503
Publisher Sumy State University
License In Copyright
Citation Yasir Hashim, Safwan Mawlood Hussein, J. Nano- Electron. Phys. 13 No 6, 06011 (2021). DOI: https://doi.org/10.21272/jnep.13(6).06011
Abstract This paper proposes a novel method to adaptively select the best driver to load transistor fin ratio of six transistor (6T) FinFET-SRAMs according to the best values of noise margins and inflection voltages with a comparison between using Si and Ge as a semiconductor channel in a FinFET-SRAM cell. A 6T memory cell is considered as a primary memory cell that is widely used to design Static Random Access Memory (SRAM) and it has many applications in modern electronics. The 6T-SRAM cell is considered the first applicable unit to be implemented in an on-chip system using nanoscale FinFETs because of critical scaling issues of a SRAM cell of planar MOSFETs. The methodology for optimizing the driver to load transistor fin ratio will strongly depend on improving the noise margin and inflection voltage of the butterfly characteristics of the SRAM cell. The first step in this study of the 6T-FinFET-SRAM cell is to obtain the output characteristics (ID-VD) of FinFET. This research used simulation to generate the FinFET output characteristics and then used its data in a designed model by MATLAB to create the butterfly characteristics of the SRAM cell. The butterfly characteristics of 6T-Si- and Ge-FinFET-SRAM cell were investigated with fin ratios Np/Nn of 0.5, 1, 2, 3, 4, and 5. Noise margin and inflection voltage were used as critical factors to obtain the optimal fin ratio Np/Nn. Results indicate that the optimization strongly depends on the fin ratio for both Si and Ge semiconductors. Because of the channel fin shape with more channel current controlled, the results are completely different from a planar 6T-MOSFET-SRAM cell. For the 6T-Si-FinFET-SRAM cell, the optimized fin ratio was 2/1 and for the 6T-Ge-FinFET-SRAM cell, the optimized fin ratio was 1/4.
Appears in Collections: Журнал нано- та електронної фізики (Journal of nano- and electronic physics)

Views

China China
115450360
Finland Finland
75
Greece Greece
5742
Iraq Iraq
5740
Ireland Ireland
94525
Japan Japan
1
Lithuania Lithuania
1
Sweden Sweden
1
Switzerland Switzerland
132
Taiwan Taiwan
1
Ukraine Ukraine
10608446
United Kingdom United Kingdom
3950141
United States United States
228304663
Unknown Country Unknown Country
10608445
Vietnam Vietnam
5744

Downloads

China China
369034018
France France
1
Germany Germany
2596060
Hong Kong SAR China Hong Kong SAR China
1
Iraq Iraq
1103
Japan Japan
1
Lithuania Lithuania
1
South Korea South Korea
75841
Switzerland Switzerland
1
Ukraine Ukraine
369034019
United Kingdom United Kingdom
1
United States United States
369034019
Vietnam Vietnam
1

Files

File Size Format Downloads
Yasir_Hashim_jnep_6_2021.pdf 416,92 kB Adobe PDF 1109775067

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.